118
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
11.6.5.9
SADD16 and SADD8
Signed Add 16 and Signed Add 8
Syntax
op{cond}{Rd,} Rn, Rm
where:
Operation
Use these instructions to perform a halfword or byte add in parallel:
The
SADD16
instruction:
1.
Adds each halfword from the first operand to the corresponding halfword of the second
operand.
2.
Writes the result in the corresponding halfwords of the destination register.
The
SADD8
instruction:
1.
Adds each byte of the first operand to the corresponding byte of the second operand.
Writes the result in the corresponding bytes of the destination register.
Restrictions
Do not use SP and do not use PC
.
Condition Flags
These instructions do not change the flags.
Examples
SADD16 R1, R0
; Adds the halfwords in R0 to the corresponding
; halfwords of R1 and writes to corresponding halfword
; of R1.
SADD8
R4, R0, R5
; Adds bytes of R0 to the corresponding byte in R5 and
;writes to the corresponding byte in R4.
op
is any of:
SADD16
Performs two 16-bit signed integer additions.
SADD8
Performs four 8-bit signed integer additions.
cond
is an optional condition code, see
Rd
is the destination register.
Rn
is the first register holding the operand.
Rm
is the second register holding the operand.
Содержание SAM4S Series
Страница 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 1142: ...1142 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 3 100 ball VFBGA Package Drawing ...
Страница 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Страница 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...