119
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
11.6.5.10
SHADD16 and SHADD8
Signed Halving Add 16 and Signed Halving Add 8
Syntax
op{cond}{Rd,} Rn, Rm
where:
Operation
Use these instructions to add 16-bit and 8-bit data and then to halve the result before writing the
result to the destination register:
The
SHADD16
instruction:
1.
Adds each halfword from the first operand to the corresponding halfword of the second
operand.
2.
Shuffles the result by one bit to the right, halving the data.
3.
Writes the halfword results in the destination register.
The
SHADDB8
instruction:
1.
Adds each byte of the first operand to the corresponding byte of the second operand.
2.
Shuffles the result by one bit to the right, halving the data.
3.
Writes the byte results in the destination register.
Restrictions
Do not use SP and do not use PC
.
Condition Flags
These instructions do not change the flags.
Examples
SHADD16 R1, R0
; Adds halfwords in R0 to corresponding halfword of R1 and
; writes halved result to corresponding halfword in R1
SHADD8
R4, R0, R5; Adds bytes of R0 to corresponding byte in R5 and
; writes halved result to corresponding byte in R4.
op
is any of:
SHADD16
Signed Halving Add 16
SHADD8
Signed Halving Add 8
cond
is an optional condition code, see
Rd
is the destination register.
Rn
is the first operand register.
Rm
is the second operand register.
Содержание SAM4S Series
Страница 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 1142: ...1142 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 3 100 ball VFBGA Package Drawing ...
Страница 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Страница 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...