59
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
11.4.1.17
Exceptions and Interrupts
The Cortex-M4 processor supports interrupts and system exceptions. The processor and the
Nested Vectored Interrupt Controller (NVIC) prioritize and handle all exceptions. An exception
changes the normal flow of software control. The processor uses the Handler mode to handle all
exceptions except for reset. See
and
for more
information.
The NVIC registers control interrupt handling. See
“Nested Vectored Interrupt Controller (NVIC)”
for more information.
11.4.1.18
Data Types
The processor supports the following data types:
• 32-bit words
• 16-bit halfwords
• 8-bit bytes
• The processor manages all data memory accesses as little-endian. Instruction memory and
Private Peripheral Bus (PPB) accesses are always little-endian. See
for more information.
11.4.1.19
Cortex Microcontroller Software Interface Standard (CMSIS)
For a Cortex-M4 microcontroller system, the Cortex Microcontroller Software Interface Standard
(CMSIS) defines:
• a common way to:
– access peripheral registers
– define exception vectors
• the names of:
– the registers of the core peripherals
– the core exception vectors
• a device-independent interface for RTOS kernels, including a debug channel.
The CMSIS includes address definitions and data structures for the core peripherals in the Cor-
tex-M4 processor.
The CMSIS simplifies the software development by enabling the reuse of template code and the
combination of CMSIS-compliant software components from various middleware vendors. Soft-
ware vendors can expand the CMSIS to include their peripheral definitions and access functions
for those peripherals.
This document includes the register names defined by the CMSIS, and gives short descriptions
of the CMSIS functions that address the processor core and the core peripherals.
Note:
This document uses the register short names defined by the CMSIS. In a few cases, these differ
from the architectural short names that might be used in other documents.
The following sections give more information about the CMSIS:
•
Section 11.5.3 ”Power Management Programming Hints”
•
Section 11.6.2 ”CMSIS Functions”
•
Section 11.8.2.1 ”NVIC Programming Hints”
.
Содержание SAM4S Series
Страница 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Страница 1142: ...1142 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 3 100 ball VFBGA Package Drawing ...
Страница 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Страница 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...