![ARTERY AT32F435 Series Скачать руководство пользователя страница 13](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592013.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 13
Rev 2.03
(TMRx_IDEN) .................................................................................... 296
TMR10, TMR11, TMR13 and TMR14 interrupt status register
(TMRx_ISTS) .................................................................................... 296
TMR10, TMR11, TMR13 and TMR14 software event register
(TMRx_SW EVT)................................................................................. 296
TMR10, TMR11, TMR13 and TMR14 channel mode register1
(TMRx_CM1) ..................................................................................... 297
TMR10, TMR11, TMR13 and TMR14 channel control register
(TMRx_CCTRL) ................................................................................. 298
TMR10, TMR11, TMR13 and TMR14 counter value (TMRx_CVAL) 299
TMR10, TMR11, TMR13 and TMR14 division value (TMRx_DIV) 299
TMR10, TMR11, TMR13 and TMR14 period register (TMRx_PR) 299
TMR10, TMR11, TMR13 and TMR14 channel 1 data register
(TMRx_C1DT) ................................................................................... 299
Advanced-control timers (TMR1,TMR8 and TMR20) ...................... 300
TMR1,TMR8 and TMR20 introduction .......................................... 300
TMR1,TMR8 and TMR20 main features ....................................... 300
TMR1 and TMR8 functional overview ........................................... 300
Count clock .......................................................................... 300
Counting mode ..................................................................... 304
TMR input function ................................................................ 308
TMR output function .............................................................. 310
TMR brake function ............................................................... 314
TMR synchronization ............................................................. 316
Debug mode ......................................................................... 317
TMR1, TMR8 and TM20 registers ................................................ 318
TMR1, TMR8 and TMR20 control register1 (TMRx_CTRL1) ...... 318
TMR1, TMR8 and TMR20 control register2 (TMRx_CTRL2) ...... 319
TMR1, TMR8 and TMR20 slave time r control register
(TMRx_STCTRL) ............................................................................... 320
TMR1, TMR8 and TMR20 DMA/interrupt enable register
(TMRx_IDEN) .................................................................................... 321
TMR1, TMR8 and TMR20 interrupt status register (TMRx_ISTS) 322
TMR1, TMR8 and TMR20 software event register (TMRx_SW EVT) 323
TMR1, TMR8 and TMR20 channel mode register1 (TMRx_CM1) 323
TMR1, TMR8 and TMR20 channel mode register2 (TMRx_CM2) 325
TMR1, TMR8 and TMR20 Channel control register (TMRx_CCTRL) 326
TMR1, TMR8 and TMR 20 counter value (TMRx_CVAL) ........ 328
TMR1, TMR8 and TMR20 division value (TMRx_DIV) ........... 328