![ARTERY AT32F435 Series Скачать руководство пользователя страница 634](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592634.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 634
Rev 2.03
26.3.40 Ethernet MMC transmitted good frame more than a single
collision counter register (EMAC_MMCTFMSCC)
This register maintains the number of successfully transmitted frames after more than a single collision
in half-duplex mode.
Bit
Register
Reset value
Type
Description
Bit 31: 0
TGFMSCC
0x0000 0000 ro
Transmitted Good Frame More Than a Single Collision
Counter
This field maintains the transmitted good frames after more
than a single collision counter.
26.3.41 Ethernet MMC transmitted good frames counter register
(EMAC_MMCTFCNT)
This register maintains the number of the transmitted good frames.
Bit
Register
Reset value
Type
Description
Bit 31: 0
TGFC
0x0000 0000 ro
Transmitted Good Frames Counter
26.3.42 Ethernet MMC received frames with CRC error counter
register (EMAC_MMCRFCECR)
This register maintains the number of the received good frames with CRC error.
Bit
Register
Reset value
Type
Description
Bit 31: 0
RFCEC
0x0000 0000 ro
Received Frames CRC Error Counter
Received frames with CRC error.
26.3.43 Ethernet MMC received frames with alignment error
counter register (EMAC_MMCRFAECNT)
This register maintains the number of the received frames with alignment error.
Bit
Register
Reset value
Type
Description
Bit 31: 0
RFAEC
0x0000 0000 ro
Received Frames Alignment Error Counter
Received frames with alignment error.
26.3.44 Ethernet MMC received good unicast frames counter
register (EMAC_MMCRGUFCNT)
This register maintains the number of the received good unicast frames.
Bit
Register
Reset value
Type
Description
Bit 31: 0
RGUFC
0x0000 0000 ro
Received Good Unicast Frames Counter
26.3.45 Ethernet PTP time stamp control register
(EMAC_PTPTSCTRL)
This register controls the generation of system time in the receiver and the generation of time stamp in
a PTP packet.
Bit
Register
Reset value
Type
Description
Bit 31: 19 Reserved
0x0000
resd
Kept at its default value.
Bit 18
EMAFPFF
0x0
rw
Enable MAC Address For PTP Frame Filtering
When this bit is set, the MAC address (matches any of the
MAC address registers) is used for PTP frame filtering
while the PTP is directly sent by the Ethernet.
Bit 17: 16 SPPFTS
0x0
rw
Select PTP Packets For Taking Snapshot
00: Normal clock
01: Boundary clock
10: End-to-End Transparent Clock
11: Point-to-Point Transparent Clock
Bit 15
ESFMRTM
0x0
rw
Enable Snapshot For Message Relevant To Master
When this bit is set, it enables snapshots for messages
relevant to master. Otherwise, it enables snapshots for