![ARTERY AT32F435 Series Скачать руководство пользователя страница 655](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592655.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 655
Rev 2.03
1: Enable capture/drop control to capture one out of two
lines
Bit 18
PCDS
0x0
rw
Basic pixel capture/drop selection
0: Capture the first group of data (one or two pixel data)
and drop the next group
1: Drop the first group of data (one or two pixel data) and
capture the next group
This register is valid when the PCDC=1/2/3 is asserted.
Bit 17: 16 PCDC
0x0
rw
Basic pixel capture/drop control
0: All frames are captured or use enhanced image scaling
resize feature
1: Enable capture/drop control to capture one in two pixel
data
2: Enable capture/drop control to capture one in four pixel
data
3: Enable capture/drop control to capture two consecutive
data in four pixel data
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14
ENA
0x0
rw
DVP Enable
0: DVP disabled
1: DVP enabled
The DVP register configuration must be completed before
enabling DVP.
Bit 13: 12 Reserved
0x0
resd
Kept at its default value.
Bit 11: 10 PDL
0x0
rw
Pixel data length
0: Interface captures 8-bit data
1: Interface captures 10-bit data
2: Interface captures 12-bit data
3: Interface captures 14-bit data
Bit 9: 8
BFRC
0x0
rw
Basic frame rate control
0: All frames are captured or use enhanced frame rate
control feature
1: Enable frame rate control, every alternate frame
captured
2: Enable frame rate control, one frame in 4 frames
captured
3: Reserved
This feature is valid only when CFM=0 is asserted.
Bit 7
VSP
0x0
rw
DVP_VSYNC polarity
This bit defines the vertical synchronization signals.
Frame start:
0: DVP_VSYNC low level indicates a Frame start signal
1: DVP_VSYNC high level indicates a Frame start signal
Frame effective:
0: DVP_VSYNC low level indicates that the captured data
is in vertical blanking
1: DVP_VSYNC high level indicates that the captured data
is in vertical blanking
This feature is valid only when SM=0 is asserted.
Bit 6
HSP
0x0
rw
DVP_HSYNC polarity
0: DVP_HSYNC high level indicates that the captured data
is a valid pixel data, and Line start signal on the rising edge
1: DVP_HSYNC low level indicates that the captured data
is a valid pixel data, and Line start signal on the falling
edge
This feature is valid only when SM=0 is asserted.
Bit 5
CKP
0x0
rw
DVP_PCLK polarity
0: DVP_PCLK rising edge active
1: DVP_PCLK falling edge active
Bit 4
SM
0x0
rw
Synchronization mode
0: Hardware synchronization mode
1: Embedded synchronization mode
Bit 3
JPEG
0x0
rw
JPEG format
0: Uncompressed video format