
AT32F435/437
Series Reference Manual
2022.11.11
Page 657
Rev 2.03
1: A frame has been captured
It is cleared by writing 1 to the CFDIC bit in the DVP_ICLR
register.
27.8.4 DVP interrupt enable register (DVP_IENA)
Bit
Register
Reset value
Type
Description
Bit 30: 5
Reserved
0x0000000
resd
Kept at its default value.
Bit 4
HSIE
0x0
rw
Horizontal synchronization interrupt enable
0: Horizontal synchronization interrupt disabled
1: Horizontal synchronization interrupt enabled
Bit 3
VSIE
0x0
rw
Vertical synchronization interrupt enable
0: Vertical synchronization interrupt disabled
1: Vertical synchronization interrupt enabled
Bit 2
ESEIE
0x0
rw
Embedded synchronization error interrupt enable
0: Embedded synchronization error interrupt disabled
1: Embedded synchronization error interrupt enabled
Bit 1
OVRIE
0x0
rw
Output data FIFO overrun interrupt enable
0: Output data FIFO overrun interrupt disabled
1: Output data FIFO overrun interrupt enabled
Bit 0
CFDIE
0x0
rw
Capture frame done interrupt enable
0: Capture frame done interrupt disabled
1: Capture frame done interrupt enabled
27.8.5 DVP interrupt status register (DVP_ISTS)
Bit
Register
Reset value
Type
Description
Bit 31: 5
Reserved
0x0000 000
resd
Kept at its default value.
Bit 4
HSIS
0x0
ro
Horizontal synchronization interrupt status
0:No horizontal synchronization interrupt generated
1: Horizontal synchronization interrupt generated
It is cleared by writing 1 to the HSIC bit in the DVP_ICLR
register.
Bit 3
VSIS
0x0
ro
Vertical synchronization interrupt status
0: No vertical synchronization interrupt generated
1: Vertical synchronization interrupt generated
It is cleared by writing 1 to the VSIC bit in the DVP_ICLR
register.
Bit 2
ESEIS
0x0
ro
Embedded synchronization error interrupt status
0: No embedded synchronization error interrupt generated
1: Embedded synchronization error interrupt generated
It is cleared by writing 1 to the ESEIC bit in the DVP_ICLR
register.
This feature is valid only when SM=1 is asserted.
Bit 1
OVRIS
0x0
ro
Output data FIFO overrun interrupt status
0: No FIFO overrun interrupt generated
1: FIFO overrun interrupt generated
It is cleared by writing 1 to the OVRIC bit in the DVP_ICLR
register.
Bit 0
CFDIS
0x0
ro
Capture frame done interrupt status
0: A frame has not been captured
1: Capture frame done interrupt generated
It is cleared by writing 1 to the CFDIC bit in the DVP_ICLR
register.
27.8.6 DVP interrupt clear register (DVP_ICLR)
Bit
Register
Reset value
Type
Description
Bit 31: 5
Reserved
0x0000000
resd
Kept at its default value.
Bit 4
HSIC
0x0
wo
Horizontal synchronization interrupt clear
Writing 1 to this bit clears the HSES bit in the DVP_ESTS
register, and clears the HSIS bit in the DVP_ISTS register.
Bit 3
VSIC
0x0
wo
Vertical synchronization interrupt clear
Writing 1 to this bit clears the VSES bit in the DVP_ESTS
register, and clears the VSIS bit in the DVP_ISTS register.