![ARTERY AT32F435 Series Скачать руководство пользователя страница 539](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592539.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 539
Rev 2.03
0: High-level interrupt disabled
1: High-level interrupt enabled
Bit 3
REIEN
0x0
rw
Rising edge interrupt enable
0: Rising edge interrupt disabled
1: Rising edge interrupt enabled
Bit 2
FES
0x0
rw
Falling edge status
This bit is set by hardware and cleared by software.
0: No falling edge interrupt generated
1: Falling edge interrupt generated
Bit 1
HLS
0x0
rw
High-level status
This bit is set by hardware and cleared by software.
0: No high level interrupt generated
1: High level interrupt generated
Bit 0
RES
0x0
rw
Rising edge status
This bit is set by hardware and cleared by software.
0: No rising edge interrupt generated
1: Rising edge interrupt generated
24.7.2.3 Regular memory timing register x (XMC_ BKxTMGRG) (x=2,3)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 RGDHIZT
0xFC
rw
Regular memory databus High resistance time
This field defines the databus high resistance duration
when write access to NAND Flash is started in a regular
space.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 23: 16 RGHT
0xFC
rw
Regular memory hold time
This field defines the databus hold time when access to
NAND Flash in a regular memory.
00000000: Reserved
00000001: 1 HCLK cycle is inserted
……
11111111: 255 HCLK cycles are inserted
Bit 15: 8
RGWT
0xFC
rw
Regular memory wait time
Specifies the regular memory wait time when the
XMC_NWE and XMC_NOE is low.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 7: 0
RGST
0xFC
rw
Regular memory setup time
This field defines the address setup time when access to
NAND Flash in a regular memory.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
24.7.2.4 Special memory timing register x (XMC_ BKxTMGSP) (x=2,3)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 SPDHIZT
0xFC
rw
Special memory databus High resistance time
This field defines the databus high resistance duration
when write access to NAND Flash is started in a special
space.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 23: 16 SPHT
0xFC
rw
Special memory hold time