![ARTERY AT32F435 Series Скачать руководство пользователя страница 347](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592347.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 347
Rev 2.03
01: Alarm clock A
10: Alarm clock B
11: Wakeup events
Bit 20
OUTP
0x0
rw
Output polarity
0: High
1: Low
Bit 19
CALOSEL
0x0
rw
Calibration output selection
0: 512Hz
1: 1Hz
Bit 18
BPR
0x0
rw
Battery powered domain data register
This bit in the battery powered domain is not affected by a
system reset. It is used to store the daylight saving time
change or others that need to be saved permanently.
Bit 17
DEC1H
0x0
wo
Decrease 1 hour
0: No effect
1: Subtract 1 hour
Note: This bit is applicable only when the current hour is not
0. The next second takes effect when this bit is set (don’t
set this bit when the hour is being incremented)
Bit 16
ADD1H
0x0
wo
Add 1 hour
0: No effect
1: Add 1 hour
Note: The next second takes effect when this bit is set (don’t
set this bit when the hour is being incremented)
Bit 15
TSIEN
0x0
rw
Timestamp interrupt enable
0: Timestamp interrupt disabled
1: Timestamp interrupt enabled
Bit 14
WATIEN
0x0
rw
Wakeup timer interrupt enable
0: Wakeup timer interrupt disable
1: Wakeup timer interrupt enabled
Bit 13
ALBIEN
0x0
rw
Alarm B interrupt enable
0: Alarm B interrupt disabled
1: Alarm B interrupt enabled
Bit 12
ALAIEN
0x0
rw
Alarm A interrupt enable
0: Alarm A interrupt disabled
1: Alarm A interrupt enabled
Bit 11
TSEN
0x0
rw
Timestamp enable
0: Timestamp disabled
1: Timestamp enabled
Bit 10
WATEN
0x0
rw
Wakeup timer enable
0: Wakeup timer disabled
1: Wakeup timer enabled
Bit 9
ALBEN
0x0
rw
Alarm B enable
0: Alarm B disabled
1: Alarm B enabled
Bit 8
ALAEN
0x0
rw
Alarm A enable
0: Alarm A disabled
1: Alarm A enabled
Bit 7
CCALEN
0x0
rw
Coarse calibration enable
0: Coarse calibration disabled
1: Coarse calibration enabled
Bit 6
HM
0x0
rw
Hour mode
0: 24-hour format
1: 12-hour format
Bit 5
DREN
0x0
rw
Date/time register direct read enable
0: Date/time register direct read disabled. ERTC_TIME,
ERTC_DATE and ERTC_SBS values are taken from the
synchronized registers, which are updated once every two
ERTC_CLK cycles
1: Date/time register direct read enabled. ERTC_TIME,
ERTC_DATE and ERTC_SBS values are taken from the
battery powered domain.
Bit 4
RCDEN
0x0
rw
Reference clock detection enable
0: Reference clock detection disabled