![ARTERY AT32F435 Series Скачать руководство пользователя страница 164](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592164.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 164
Rev 2.03
Bit 16
GEN
0x0
rw
DMA request generation enable
0: DMA request generation is disabled
1: DMA request generation is enabled
Bit 15: 9
Reserved
0x00
resd
Kept at its default value.
Bit 8
TRGOVIEN
0x0
rw
Trigger overrun interrupt enable
0: Interrupt disabled
1: Interrupt enabled
Bit 7: 5
Reserved
0x0
resd
Kept at its default value.
Bit 4: 0
SIGSEL
0x00
rw
Signal select
This field is used to select the DMA trigger input for DMA
request generation.
9.5.10 DMAMUX channel synchronization status register
(DMA_MUXSYNCSTS)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x0000 00
resd
Kept at its default value.
Bit 7: 0
SYNCOVF
0x00
ro
Synchronization overrun interrupt flag
When the DMA request count is less than REQCNT, this
bit is set while a new synchronization event occurs.
9.5.11 DMAMUX channel interrupt clear flag register
(DMA_MUXSYNCCLR)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x0000 00
resd
Kept at its default value.
Bit 7: 0
SYNCOVFC
0x00
rw1c
Synchronization overrun interrupt flag clear
Writing 1 to the corresponding bit can clear the SYNCOVF
flag in the MUXSYNCST register.
9.5.12 DMAMUX generator interrupt status register
(DMA_MUXGSTS)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 4
Reserved
0x0000 000
resd
Kept at its default value.
Bit 3: 0
TRGOVF
0x00
ro
Trigger overrun interrupt flag
When the DMA request count is lower than GREQCNT,
this field is set while a new trigger event occurs.