AT32F435/437
Series Reference Manual
2022.11.11
Page 697
Rev 2.03
29.5.11 DMA linked table control register (DMA_SxLLCTRL)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit
31: 8
Reserved
0x0
resd
Kept at its default value.
Bit
7
S8LLEN
0x0
rw
Stream8 link list enable
Bit
6
S7LLEN
0x0
rw
Stream7 link list enable
Bit
5
S6LLEN
0x0
rw
Stream6 link list enable
Bit
4
S5LLEN
0x0
rw
Stream5 link list enable
Bit
3
S4LLEN
0x0
rw
Stream4 link list enable
Bit
2
S3LLEN
0x0
rw
Stream3 link list enable
Bit
1
S2LLEN
0x0
rw
Stream2 link list enable
Bit
0
S1LLEN
0x0
rw
Stream1 link list enable
29.5.12 DMA linked table pointer register (DMA_SxLLP) (x = 1
…
8)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit
31: 0
LLP
0x0000 0000 rw
link list pointer
After the completion of the current descriptor, the flow
controller uses this pointer as a target address to read the
descriptor.
29.5.13 DMA 2D transfer control register (DMA_S2DCTRL)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit
31: 8
Reserved
0x0
resd
Kept at its default value.
Bit
7
S82DEN
0x0
rw
Stream8 2D enable
Bit
6
S72DEN
0x0
rw
Stream7 2D enable
Bit
5
S62DEN
0x0
rw
Stream6 2D enable
Bit
4
S52DEN
0x0
rw
Stream5 2D enable
Bit
3
S42DEN
0x0
rw
Stream4 2D enable
Bit
2
S32DEN
0x0
rw
Stream3 2D enable
Bit
1
S22DEN
0x0
rw
Stream2 2D enable
Bit
0
S12DEN
0x0
rw
Stream1 2D enable
29.5.14 DMA 2D transfer count register (DMA_S2DCNT)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31
: 16 YCOUNT
0x0000
rw
C-axis count
Bit 15
: 0
XCOUNT
0x0000
rw
X-axis count