![ARTERY AT32F435 Series Скачать руководство пользователя страница 62](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592062.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 62
Rev 2.03
3
Power control (PWC)
3.1 Introduction
For AT32F435/437 series, its operating voltage supply is 2.6 V ~ 3.6 V, with a temperature range of -
40~+105
℃
. To reduce power consumption, this series provides three types of power saving modes,
including Sleep, Deepsleep and Standby modes so as to achieve the best tradeoff among the conflicting
demands of CPU operating time, speed and power consumption. The AT32F435/437 series have three
power domains
─
VDD/VDDA domain, 1.2 V domain and battery powered domain. The VDD/VDDA
domain is supplied directly by external power, the 1.2 V domain is powered by an embedded LDO in the
VDD/VDDA domain, and the battery powered domain is supplied through a
V
BAT
pin.
Figure 3-1 Block diagram of each power s upply
Wake Up Logic
I/O Ring
(V
SSA
) V
REF-
(From 2.4 V up to V
DDA
) V
REF+
(V
DD
) V
DDA
(V
SS
) V
SSA
V
SS
V
DD
V
BAT
LDO
POR
VDD Power domain
1.2v Power domain
Backup Power domain
VDDA Power domain
CPU
WDT
LICK
Memory
Digital
Peripherals
PLL
HICK
PVM
sleeping
deepsleep
LEXT
ERTC
POR_BPD
BPR
Registers
CRM BPDC
Register
DAC
ADC
Temp Sensor
3.2 Main Features
Three power domains: VDD/VDDA domain, 1.2 V domain and battery powered domain
Three types of power saving modes: Sleep mode, Deepsleep mode, and Standby mode
Internal voltage regulator supplies 1.2 V voltage source for the core domain
Power voltage detector is provided to issue an interrupt when the supply voltage is lower or
higher than a programmed threshold
The battery powered domain is powered by V
BAT
when VDD is powered off
VDD/VDDA applies separated digital and analog module to reduce noise on external power
3.3 POR/LVR
A POR analog module embedded in the VDD/VDDA domain is used to generate a power reset. The
power reset signal is released at V
POR
when the VDD is increased from 0 V to the operating voltage, or
it is triggered at V
LVR
when the VDD drops from the operating voltage to 0 V. During the power-on reset
period, the reset signal has certain amount of time delay compared to VDD boost process. At the same
time, hysteresis occurs in power-on reset (POR) and low voltage reset (LVR).