![ARTERY AT32F435 Series Скачать руководство пользователя страница 692](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592692.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 692
Rev 2.03
Bit 7
FERRFC2
0x0
w
Stream2 clear fifo error interrupt flag
Bit 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
FDTFC1
0x0
w
Stream1 clear transfer complete interrupt flag
Bit 4
HDTFC1
0x0
w
Stream1 clear half transfer complete interrupt flag
Bit 3
DTERRFC1
0x0
w
Stream1 clear error interrupt flag
Bit 2
DMERRFC1
0x0
w
Steam1 clear direct mode error interrupt flag
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
FERRFC1
0x0
w
Stream1 clear fifo error interrupt flag
29.5.4 DMA flag clear register 2 (DMA_CLR2)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31
: 28 Reserved
0x0
resd
Kept at its default value.
Bit 27
FDTFC8
0x0
w
Stream8 clear transfer complete interrupt flag
Bit 26
HDTFC8
0x0
w
Stream8 clear half transfer complete interrupt flag
Bit 25
DTERRFC8
0x0
w
Stream8 clear error interrupt flag
Bit 24
DMERRFC8
0x0
w
Steam8 clear direct mode error interrupt flag
Bit 23
Reserved
0x0
resd
Kept at its default value.
Bit 22
FERRFC8
0x0
w
Stream8 clear fifo error interrupt flag
Bit 21
FDTFC7
0x0
w
Stream7 clear transfer complete interrupt flag
Bit 20
HDTFC7
0x0
w
Stream7 clear half transfer complete interrupt flag
Bit 19
DTERRFC7
0x0
w
Stream7 clear error interrupt flag
Bit 18
DMERRFC7
0x0
w
Steam7 clear direct mode error interrupt flag
Bit 17
Reserved
0x0
resd
Kept at its default value.
Bit 16
FERRFC7
0x0
w
Stream7 clear fifo error interrupt flag
Bit 15
: 12 FDTFC6
0x0
w
Stream6 clear transfer complete interrupt flag
Bit 11
HDTFC6
0x0
w
Stream6 clear half transfer complete interrupt flag
Bit 10
DTERRFC6
0x0
w
Stream6 clear error interrupt flag
Bit 9
DMERRFC6
0x0
w
Steam6 clear direct mode error interrupt flag
Bit 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
FERRFC6
0x0
w
Stream6 clear fifo error interrupt flag
Bit 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
FDTFC5
0x0
w
Stream5 clear transfer complete interrupt flag