![ARTERY AT32F435 Series Скачать руководство пользователя страница 544](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592544.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 544
Rev 2.03
cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles
Bit 19: 16 TWR
0xF
rw
Write Recovery delay
This field defines the delay between a write command and
a precharge command in number of clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles
Bit 15: 12 TRC
0xF
rw
Refresh to active delay
This field defines the delay between the refresh command
and the activate command, as well as the delay between
two consecutive refresh commands.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles
Bit 11: 8
TRAS
0xF
rw
Self refresh time
This field defines the minimum self-refresh period in umber
of clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles
Bit 7: 4
TXSR
0xF
rw
Exit Self-refresh to active delay
This field defines the delay from exiting the self-refresh
command to issuing an activate command in number of
clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles
Bit 3: 0
TMRD
0xF
rw
Load mode register program to active delay
This field defines the delay between a load mode register
command and an activate or refresh command in number
of clock cycles.
0000: 1 cycle
0001: 2 cycles
....
1111: 16 cycles
Note: If two SDRAM devices are used, the TRP and TRC timings must be programmed with the timings
of the slowest devices.