![ARTERY AT32F435 Series Скачать руководство пользователя страница 27](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592027.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 27
Rev 2.03
Ethernet MMC receive interrupt register (EMAC_MMCRI) .......... 632
Ethernet MMC transmit interrup t register (EMAC_MMCTI) .......... 632
Ethernet MMC receive interrupt register (EMAC_MMCRIM) ........ 633
Ethernet MMC transmit interrupt register (EMAC_MMCTIM) ....... 633
Ethernet MMC transmitted good frame single collision counter
register (EMAC_MMCTFSCC) ............................................................... 633
Ethernet MMC transmitted good frame more than a single collision
counter register (EMAC_MMCTFMSCC) ................................................ 634
Ethernet MMC transmitted good frames counter register
(EMAC_MMCTFCNT) ........................................................................... 634
Ethernet MMC received frames with CRC error counter register
(EMAC_MMCRFCECR) ......................................................................... 634
Ethernet MMC received frames with alignment error counter register
(EMAC_MMCRFAECNT) ....................................................................... 634
Ethernet MMC received good unicast frames counter register
(EMAC_MMCRGUFCNT) ...................................................................... 634
Ethernet PTP time stamp control register (EMAC_PTPTSCTRL) . 634
Ethernet PTP subsecond increment register (EMAC_PTPSSINC) 636
Ethernet PTP time stamp high register (EMAC_PTPTSH) ........... 636
Ethernet PTP time stamp low register (EMAC_PTPTSL) ............ 637
Ethernet PTP time stamp high update register (EMAC_PTPTSHUD) 637
Ethernet PTP time stamp low update register (EMAC_PTPTSLUD) 637
Ethernet PTP time stamp addend register (EMAC_PTPTSAD) .... 637
Ethernet PTP target time high register (EMAC_PTPTTH) ........... 638
Ethernet PTP target time low register (EMAC_PTPTTL) ............. 638
Ethernet PTP time stamp status register (EMAC_PTPTSSR) ...... 638
Ethernet PTP PPS register (EMAC_PTPPPSCR) ....................... 638
Digital Video parallel interface (DVP) .......................................... 640
Introduction ............................................................................... 640
Introduction ............................................................................... 640
Data capture and synchronization ............................................... 640
Hardware synchronization mode .................................................. 641
Embedded data synchronization mode ......................................... 642
Data alignment ........................................................................... 643
Single frame and continuous capture modes ................................ 644