![ARTERY AT32F435 Series Скачать руководство пользователя страница 21](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592021.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 21
Rev 2.03
OTGFS non-periodic Tx FIFO size (OTGFS_GNPTXFSIZ)/
Endpoint 0 Tx FIFO size registers ( OTGFS_DIEPTXF0) ........................ 471
OTGFS non-periodic Tx FIFO size/request queue status register
(OTGFS_GNPTXSTS) ........................................................................ 472
OTGFS general controller configuration register
(OTGFS_GCCFG) .............................................................................. 472
OTGFS controller ID register (OTGFS_GUID) ...................... 473
OTGFS host periodic Tx FIFO size register
(OTGFS_HPTXFSIZ) .......................................................................... 473
OTGFS device IN endpoint Tx FIFO size register
(OTGFS_DIEPTXFn) (x=1…7, where n is the FIFO number) .................. 473
Host-mode registers ................................................................... 473
OTGFS host mode configuration register ( OTGFS_HCFG) ........ 473
OTGFS host frame interval register ( OTGFS_HFIR) ................. 474
OTGFS host frame number/frame time remaining register
(OTGFS_HFNUM) .............................................................................. 474
OTGFS host periodic Tx FIFO/request queue register
(OTGFS_HPTXSTS) ........................................................................... 475
OTGFS host all channels interrupt register ( OTGFS_HAINT) .... 475
OTGFS host all channels interrupt mask register
(OTGFS_HAINTMSK) ......................................................................... 475
OTGFS host port control and status register ( OTGFS_HPRT) ... 476
OTGFS host channelx characteristics register ( OTGFS_HCCHARx )
(x = 0...15, where x= channel number ) ................................................. 477
OTGFS host channelx interrupt register ( OTGFS_HCINTx )
(x = 0...15, where x= channel number ) ................................................. 478
OTGFS host channelx interrupt mask register
(OTGFS_HCINTMSKx ) (x = 0...15, where x= channel number ) ............... 479
OTGFS host channelx transfer size register ( OTGFS_HCTSIZx )
(x = 0...15, where x= channel number ) ................................................. 479
Device-mode registers ................................................................ 480
OTGFS device configure register (OTGFS_DCFG ) ................... 480
OTGFS device control register ( OTGFS_DCTL) ....................... 480
OTGFS device status register ( OTGFS_DSTS) ........................ 482
OTGFS device OTGFSIN endpoint common interrupt mask register
(OTGFS_DIEPMSK) ........................................................................... 482
OTGFS device OUT endpoint common interrupt mask register
(OTGFS_DOEPMSK) .......................................................................... 483
OTGFS device all endpoints interrupt mask register
(OTGFS_DAINT) ................................................................................ 484