![ARTERY AT32F435 Series Скачать руководство пользователя страница 89](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592089.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 89
Rev 2.03
0: Disabled
1: Enabled
Bit 18
USART3LPEN
0x1
rw
USART3 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 17
USART2LPEN
0x1
rw
USART2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 16
Reserved
0x0
resd
Kept at its default value.
Bit 15
SPI3LPEN
0x1
rw
SPI3 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 14
SPI2LPEN
0x1
rw
SPI 2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 13: 12 Reserved
0x2
resd
Kept at its default value.
Bit 11
WWDTLPEN
0x1
rw
Window watchdog clock enable in sleep mode
0: Disabled
1: Enabled
Bit 10: 9
Reserved
0x0
resd
Kept at its default value.
Bit 8
TMR14LPEN
0x1
rw
Timer14 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 7
TMR13LPEN
0x1
rw
Timer13 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 6
TMR12LPEN
0x1
rw
Timer12 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 5
TMR7LPEN
0x1
rw
Timer 7 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 4
TMR6LPEN
0x1
rw
Timer 6 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 3
TMR5LPEN
0x1
rw
Timer 5 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 2
TMR4LPEN
0x1
rw
Timer 4 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 1
TMR3LPEN
0x1
rw
Timer 3 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 0
TMR2LPEN
0x1
rw
Timer 2 clock enable in sleep mode
0: Disabled
1: Enabled
4.3.19 APB2 peripheral clock enable in low power mode register
(CRM_AHB2LPEN)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29
ACCLPEN
0x1
rw
ACC clock enable in sleep mode
0: Disabled
1: Enabled
Bit 28: 21 Reserved
0x00
resd
Kept at its default value.
Bit 20
TMR20LPEN
0x1
rw
Timer20 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 19
Reserved
0x0
resd
Kept at its default value.
Bit 18
TMR11LPEN
0x1
rw
Timer11 clock enable during sleep mode