![ARTERY AT32F435 Series Скачать руководство пользователя страница 395](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592395.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 395
Rev 2.03
19.5.10 Dual DAC 12-bit left-aligned data holding register (DAC_
DDTH12L)
Bit
Register
Reset value
Type
Description
Bit 31: 20 DD2DT12L
0x000
rw
DAC2 12-bit left-aligned data
Bit 19: 16 Reserved
0x0
resd
Kept at its default value
Bit 15: 4
DD1DT12L
0x000
rw
DAC1 12-bit left-aligned data
Bit 3: 0
Reserved
0x0
resd
Kept at its default value
19.5.11 Dual DAC 8-bit right-aligned data holding register (DAC_
DDTH8R)
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value
Bit 15: 8
DD2DT8R
0x00
rw
DAC2 8-bit right-aligned data
Bit 7: 0
DD1DT8R
0x00
rw
DAC1 8-bit right-aligned data
19.5.12 DAC1 data output register (DAC_ D1ODT)
Bit
Register
Reset value
Type
Description
Bit 31: 12 Reserved
0x00000
resd
Kept at its default value
Bit 11: 0
D1ODT
0x000
rw
DAC1 output data
19.5.13 DAC2 data output register (DAC_ D2ODT)
Bit
Register
Reset value
Type
Description
Bit 31: 12 Reserved
0x00000
resd
Kept at its default value
Bit 11: 0
D2ODT
0x000
rw
DAC2 output data
19.5.14 DAC status register (DAC_STS)
Bit
Register
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value
Bit 29
D2DMAUDRF
0x0
w1c
DAC2 DMA transfer underrun flag
0: No DAC2 DMA transfer underrun
1: DAC2 DMA transfer underrun occurs
Note: This bit is cleared by writing 1.
Bit 28: 14 Reserved
0x0000
resd
Kept at its default value
Bit 13
D1DMAUDRF
0x0
w1c
DAC1 DMA transfer underrun flag
0: No DAC1 DMA transfer underrun
1: DAC1 DMA transfer underrun occurs
Note: This bit is cleared by writing 1.
Bit 12: 0
Reserved
0x0000
resd
Kept at its default value