![ARTERY AT32F435 Series Скачать руководство пользователя страница 505](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592505.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 505
Rev 2.03
XMC_A[x]
Output
Address bus
XMC_NOE
Output
Output enable signal
XMC_NWE
Output
Write enable signal
XMC_LB and XMC_UB
Output
Byte select signal
XMC_D[15: 0]
Read input/write output
Data bus/multiplexed address data
XMC_NWAIT
Input
Wait signal
Table 24-2
NAND pins
Pin name
I/O
Description
XMC_NCE[2]
Output
Chip select
XMC_A[17]
Output
Address latch (ALE) signal
XMC_A[16]
Output
Command latch (CLE) signal
XMC_NOE
Output
Output enable (NRE) signal
XMC_NWE
Output
Write enable signal
XMC_D[15: 0]
Read input/write output
Data bus
XMC_NWAIT
Input
Ready/Busy (R/B)
Table 24-3
PC card pins
Pin name
I/O
Description
XMC_NCE4_1
Output
Chip select 1 (CE1)
XMC_NCE4_2
Output
Chip select 2 (CE2)
XMC_A[10:0]
Output
Address bus
XMC_NOE
Output
Output enable signal for general-
purpose space and attribute
XMC_NWE
Output
Write enable signal for general-
purpose space
XMC_NIORD
Output
Output enable signal for IO space
XMC_NIOWR
Output
Write enable signal for IO space
XMC_NREG
Output
Attribute space select signal
XMC_D[15: 0]
Read input/write output
Data bus
XMC_CD
Input
PC card detection signal, active high
XMC_NWAIT
Input
Ready/Busy (R/B)
XMC_INTR
Input
PC card interrupt signal
Table 24-4
SDRAM pins
Pin name
I/O
Description
XMC_SDCKE0
Output
DEVICE0 clock enable
XMC_SDCKE1
Output
DEVICE1 clock enable
XMC_SDCS0
Output
DEVICE0 chip-select
XMC_SDCS1
Output
DEVICE1 chip-select
XMC_SDCLK
Output
Clock signal
XMC_SDNRAS
Output
Row select
XMC_SDNCAS
Output
Column select
XMC_SDNWE
Output
Write enable
XMC_LB, XMC_UB
Output
Byte select
XMC_A[12:0]
Output
Address bus
XMC_A[14]
Output
BANK address low
XMC_A[15]
Output
B BANK address high
XMC_D[15:0]
Read input/write output
Data bus
24.3.2 Address mapping
XMC address is divided into multiple memory banks, as shown below.