![ARTERY AT32F435 Series Скачать руководство пользователя страница 585](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592585.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 585
Rev 2.03
Table 26-5 Destination address filtering
Frame
type
PMC HPF
HUC DAIF HMC PMC DBF DA filter operation
Broadcast
1
X
X
X
X
X
X
Pass
0
X
X
X
X
X
0
Pass
0
X
X
X
X
X
1
Fail
Unicast
1
X
X
X
X
X
X
Pass all frames
0
X
0
0
X
X
X
Pass on perfect/group filter match
0
X
0
1
X
X
X
Fail on perfect/group filter match
0
0
1
0
X
X
X
Pass on HASH filter match
0
0
1
1
X
X
X
Fail on HASH filter match
0
1
1
0
X
X
X
Pass on HASH or perfect/group filter
match
0
1
1
1
X
X
X
Fail on HASH or perfect/group filter
match
Multicast
1
X
X
X
X
X
X
Pass all frames
X
X
X
X
X
1
X
Pass all frames
0
X
X
0
0
0
X
Pass on perfect/group filter match
and drop PAUSE frames if PCF= 0x
0
0
X
0
1
0
X
Pass on HASH filter match and drop
PAUSE frames if PCF= 0x
0
1
X
0
1
0
X
Pass on HASH or perfect/group filter
match and drop PAUSE frames if
PCF= 0x
0
X
X
1
0
0
X
Fail on perfect/group filter match and
drop PAUSE frames if PCF= 0x
0
0
X
1
1
0
X
Fail on HASH filter match and drop
PAUSE frames if PCF= 0x
0
1
X
1
1
0
X
Fail on HASH or perfect/group filter
match and drop PAUSE frames if
PCF= 0x
Table 26-6 Source address filtering
Frame type
PR
SAIF
SAF
SA filter operation
Unicast
1
X
X
Pass all frames
0
0
0
Pass status on perfect/group filter match but do
not drop frames that failed
0
1
0
Fail status on perfect/group filter match but do not
drop frames that failed
0
0
1
Pass on perfect/group filter match and drop
frames that failed
0
1
1
Fail on perfect/group filter match and drop frames
that failed
EMAC frame transmission
The EMAC frame transmission is controlled by the DMA controller and MAC. Once a transmission
command is sent by the application, Ethernet frames read from the user data buffer (such as SRAM) are
stored into TXFIFO by the DMA. The frames are then popped out and transferred to the MAC core. The
MAC core sends the frames to external Ethernet PHY via MII/RMII interface so as to communicate with
external stations. When the end-of-frame is transferred, the status of the transmission is generated from
the MAC core and transferred back to the DMA controller.
When the SOF is detected, the MAC accepts data and begins transmitting to the MII/RMII. The time
required to transmit the data frame to the MII/RMII after the application initiates is variable, due to various
delay factors like frame interval, time to transmit preamble/SFD and any back-off delays caused by