![ARTERY AT32F435 Series Скачать руководство пользователя страница 87](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592087.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 87
Rev 2.03
Bit 24
DMA2LPEN
0x1
rw
DMA2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 23
Reserved
0x0
resd
Kept at its default value.
Bit 22
DMA1LPEN
0x1
rw
DMA1 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 21
EDMALPEN
0x1
rw
EDMA clock enable in sleep mode
0: Disabled
1: Enabled
Bit 20: 18 Reserved
0x0
resd
Kept at its default value.
Bit 17
SRAM2LPEN
0x1
rw
SRAM2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 16
SRAM1LPEN
0x1
rw
SRAM1 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 15
FLASHLPEN
0x1
rw
FLASH clock enable during sleep mode
0: Disabled
1: Enabled
Bit 14: 13 Reserved
0x0
resd
Kept at its default value.
Bit12
CRCLPEN
0x1
rw
CRC clock enable during sleep mode
0: Disabled
1: Enabled
Bit 11: 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
GPIOHLPEN
0x1
rw
O port H clock enable in sleep mode
0: Disabled
1: Enabled
Bit 6
GPIOGLPEN
0x1
rw
IO port G clock enable in sleep mode
0: Disabled
1: Enabled
Bit 5
GPIOFLPEN
0x1
rw
IO port F clock enable in sleep mode
0: Disabled
1: Enabled
Bit 4
GPIOELPEN
0x1
rw
IO port E clock enable in sleep mode
0: Disabled
1: Enabled
Bit 3
GPIODLPEN
0x1
rw
IO port D clock enable in sleep mode
0: Disabled
1: Enabled
Bit 2
GPIOCLPEN
0x1
rw
IO port C clock enable in sleep mode
0: Disabled
1: Enabled
Bit 1
GPIOBLPEN
0x1
rw
IO port B clock enable in sleep mode
0: Disabled
1: Enabled
Bit 0
GPIOALPEN
0x1
rw
IO port A clock enable in sleep mode
0: Disabled
1: Enabled
4.3.16 APB peripheral clock enable in low power mode register2
(CRM_AHBLPEN2)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value.
Bit 15
SDIO1LPEN
0x1
rw
SDIO1 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 14: 8
Reserved
0x00
resd
Kept at its default value.
Bit 7
OTGFS1LPEN
0x1
rw
OTGFS1 clock enable in sleep mode
0: Disabled
1: Enabled