![ARTERY AT32F435 Series Скачать руководство пользователя страница 318](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592318.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 318
Rev 2.03
14.4.4 TMR1, TMR8 and TM20 registers
These peripheral registers must be accessed by word (32 bits).
TMR1 and TMR8 register are mapped into a 16-bit addressable space.
Table 14-14 TMR1 and TMR8 register map and reset value
Register
Offset
Reset value
TMRx_CTRL1
0x00
0x0000
TMRx_CTRL2
0x04
0x0000 0000
TMRx_STCTRL
0x08
0x0000
TMRx_IDEN
0x0C
0x0000
TMRx_ISTS
0x10
0x0000
TMRx_SWEVT
0x14
0x0000
TMRx_CM1
0x18
0x0000
TMRx_CM2
0x1C
0x0000
TMRx_CCTRL
0x20
0x0000
TMRx_CVAL
0x24
0x0000
TMRx_DIV
0x28
0x0000
TMRx_PR
0x2C
0x0000
TMRx_RPR
0x30
0x0000
TMRx_C1DT
0x34
0x0000
TMRx_C2DT
0x38
0x0000
TMRx_C3DT
0x3C
0x0000
TMRx_C4DT
0x40
0x0000
TMRx_BRK
0x44
0x0000
TMRx_DMACTRL
0x48
0x0000
TMRx_DMADT
0x4C
0x0000
TMRx_CM3
0x70
0x0000
TMRx_C5DT
0x74
0x0000
14.4.4.1 TMR1, TMR8 and TMR20 control register1 (TMRx_CTRL1)
Bit
Register
Reset value
Type
Description
Bit 15: 10 Reserved
0x00
resd
Kept at its default value.
Bit 9: 8
CLKDIV
0x0
rw
Clock division
00: Normal
01: Divided by 2
10: Divided by 4
11: Reserved
Bit 7
PRBEN
0x0
rw
Period buffer enable
0: Period buffer is disabled
1: Period buffer is enabled
Bit 6: 5
TWCMSEL
0x0
rw
Two-way counting mode selection
00: One-way counting mode, depending on the OWCDIR
bit
01: Two-way counting mode1, count up and down
alternately, the output flag bit is set only when the counter
counts down
10: Two-way counting mode2, count up and down
alternately, the output flag bit is set only when the counter
counts up