![ARTERY AT32F435 Series Скачать руководство пользователя страница 240](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592240.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 240
Rev 2.03
13.3.9 Interrupts
Figure 13-24 I
2
S interrupts
RDBF
RDBFIE
TDBE
TDBEIE
ROERR
TUERR
ERRIE
I2S
中断
13.3.10 IO pin control
The I
2
S needs three pins for transfer operation, namely, the SD, WS and CK. The MCLK pin is also
required if need to provide main clock for peripherals. The I
2
S shares some pins with the SPI,
described as follows:
SD: Serial data (mapped on the MOSI pin) for bidirectional data transmission and reception.
WS: Word select (mapped on the CS pin) for data control signal output in master mode, and
input in slave mode.
CK: Communication clock (mapped on the SCK pin) as clock signal output in master mode, and
input in slave mode.
MCLK: Master clock (mapped independently) is used to provide main clock for peripherals. The
frequency of output clock signal is set to 256x Fs (audio sampling frequency)