![ARTERY AT32F435 Series Скачать руководство пользователя страница 693](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592693.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 693
Rev 2.03
Bit 4
HDTFC5
0x0
w
Stream5 clear half transfer complete interrupt flag
Bit 3
DTERRFC5
0x0
w
Stream5 clear error interrupt flag
Bit 2
DMERRFC5
0x0
w
Steam5 clear direct mode error interrupt flag
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
FERRFC5
0x0
w
Stream5 clear fifo error interrupt flag
29.5.5 DMA stream-x control register (DMA_SxCTRL) (x= 1
…
8)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31
: 28 Reserved
0x0
resd
Kept at its default value.
Bit 27
: 25 CHSEL
0x0
rw
channel select
000: Channel 1 selected
This field can be written only when SEN=0.
Bit 24
: 23 MBURST
0x0
rw
Memory burst transfer configuration
This field defines the type of memory burst transfer.
00: Single transfer
01: INCR4 (4-beat increment burst)
10: INCR8 (beat increment burst)
11: INCR16 (16-beat increment burst)
This field is forced to 00 when SEN=1.
Note: This field can be written only when SEN=0.
Bit 22
: 21 PBURST
0x0
rw
Peripheral burst transfer configuration
This field defines the type of peripheral transfers.
00: Single transfer
01: INCR4 (4-beat increment burst)
10: INCR8 (beat increment burst)
11: INCR16 (16-beat increment burst)
This field is forced to 00 when SEN=1.
Note: This field can be written only when SEN=0.
Bit 20
Reserved
0x0
resd
Kept at its default value.
Bit 19
CM
0x0
rw
Current memory
This bit is valid in dual buffer mode only.
0: Current target is memory 0 (addressed by the
DMA_SxM0ADDR)
1: Current target is memory 1 (addressed by the
DMA_SxM1ADDR)
This bit can be written only when SEN=0 to indicate the
target memory area of the first transfer.
Once SEN=1, this bit is used as a status flag, indicating
which is the current target memory area.
Bit 18
DMM
0x0
rw
Double memory mode
0: Double memory mode disabled
1: Double memory mode enabled
This bit can be written only when SEN=0.
Bit 17
: 16 SPL
0x0
rw
Stream polarity
00: Low
01: Medium
10: High
11: Very high
This field can be written only when SEN=0.