![ARTERY AT32F435 Series Скачать руководство пользователя страница 609](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592609.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 609
Rev 2.03
EMAC_DMAMFBOCNT
0x1020
0x0000 0000
EMAC_DMACTD
0x1048
0x0000 0000
EMAC_DMACRD
0x104C
0x0000 0000
EMAC_DMACTBADDR
0x1050
0x0000 0000
EMAC_DMACRBADDR
0x1054
0x0000 0000
26.3.1 Ethernet MAC configuration register (EMAC_MACCTRL)
The Ethernet MAC configuration register defines the receive and transmit operation modes.
A delay greater than 4μs is required for two consecutive write accesses to this register.
Bit
Register
Reset value
Type
Description
Bit 31: 24 Reserved
0x00
resd
Kept at its default value.
Bit 23
WD
0x0
rw
Watchdog Disable
When this bit is set, the MAC disables the watchdog timer
on the receiver, and can receive frames of up to 16,384
bytes.
When this bit is cleared, the MAC allows no more than
2048 bytes of the frames being received.
Bit 22
JD
0x0
rw
Jabber Disable
When this bit is set, the MAC disables the Jabber timer on
the transmitter, and can transfer frames of up to 16,384
bytes.
When this bit is cleared, the MAC cuts of the transmitter if
the application sends out more than 2048 bytes of data
during transmission.
Bit 21: 20 Reserved
0x0
resd
Kept at its default value.
Bit 19: 17 IFG
0x0
rw
InterFrame Gap
These bits are used to define the minimum interframe gap
between frames during transmission.
000: 96 bit times 96 bit times
001: 88 bit times 88 bit times
010: 80 bit times 80 bit times
...
111: 40 bit times 40 bit times
In half-duplex mode, the minimum IFG can be configured
as 64 bit times (IFG=100). Lower values are not allowed.
Bit 16
DCS
0x0
rw
Disable Carrier Sense
When this bit is set, the MAC transmitter will ignore the MII
CRS signal during frame transmission in half-duplex
mode. No error is reported due to loss of carrier or no
carrier during transmission.
When this bit is cleared, the MAC transmitter will report
errors due to carrier sense and even abort the
transmission.
This bit is reserved in full-duplex mode.
Bit 15
Reserved
0x1
resd
Kept at its default value.
Bit 14
FES
0x0
rw
Fast EMAC Speed
This bit indicates the speed of the MII, RMII interface.
0: 10 Mbps
1: 100 Mbps
Bit 13
DRO
0x0
rw
Disable Receive Own
When this bit is set, the MAC disables the frame reception
in half-duplex mode if the phy_txen_o is enabled.
When this bit is cleared, the MAC will receive all packets
that are given by the PHY during transmission.
This bit is not applicable when the MAC is in full-duplex
mode.
This bit is reserved (with default value RO) when the MAC
is configured as “For full-duplex mode only” mode.
Bit 12
LM
0x0
rw
Loopback Mode
When this bit is set, the MAC MII operates in loopback