![ARTERY AT32F435 Series Скачать руководство пользователя страница 11](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592011.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 11
Rev 2.03
TMR6 and TMR7 introduction ...................................................... 247
TMR6 and TMR7 main features ................................................... 247
TMR6 and TMR7 function overview ............................................. 247
Count clock .......................................................................... 247
Counting mode ..................................................................... 247
Debug mode ......................................................................... 249
TMR6 and TMR7 registers .......................................................... 249
TMR6 and TMR7 control register1 (TMRx_CTRL1) ................... 250
TMR6 and TMR7 control register2 (TMRx_CTRL2) ................... 250
TMR6 and TMR7 DMA/interrupt enable register (TMRx_IDEN) .. 250
TMR6 and TMR7 interrupt status register (TMRx_ISTS) ........... 251
TMR6 and TMR7 software event register (TMRx_SW EVT) ........ 251
TMR6 and TMR7 counter value (TMRx_CVAL) ........................ 251
TMR6 and TMR7 division (TMRx_DIV) .................................... 251
TMR6 and TMR7 period register (TMRx_PR) ........................... 251
General-purpose timer (TMR2 to TMR5) ...................................... 252
TMR2 to TMR5 introduction ........................................................ 252
TMR2 to TMR5 main features ...................................................... 252
TMR2 to TMR5 functional overview ............................................. 252
Count clock .......................................................................... 252
Counting mode ..................................................................... 256
TMR input function ................................................................ 259
TMR output function .............................................................. 261
TMR synchronization ............................................................. 264
Debug mode ......................................................................... 267
TMRx registers ........................................................................... 267
TMR2 to TMR5 control register1 (TMRx_CTRL1) ..................... 268
TMR2 to TMR5 control register2 (TMRx_CTRL2) ..................... 269
TMR2 to TMR5 slave timer control register (TMRx_STCTRL) .... 269
TMR2 to TMR5 DMA/interrupt enable r egister (TMRx_IDEN) .... 270
TMR2 to TMR5 interrupt status register (TMRx_ISTS) .............. 271
TMR2 to TMR5 software event register (TMRx_SW EVT) .......... 272
TMR2 to TMR5 channel mode register1 (TMRx_CM1) .............. 272
TMR2 to TMR5 channel mode register2 (TMRx_CM2) .............. 274
TMR2 to TMR5 channel control register ( TMRx_CCTRL) .......... 275
TMR2 to TMR5 counter value (TMRx_CVAL) ....................... 275
TMR2 to TMR5 division value (TMRx_DIV) .......................... 276