![ARTERY AT32F435 Series Скачать руководство пользователя страница 316](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592316.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 316
Rev 2.03
Figure 14-7 Example of TMR brake function
CxORAW
Delay
Delay
Delay
CxEN
CxCEN
CxIOS
CxCIOS
CxCOUT
CxOUT
BRK
AOEN
14.4.3.6 TMR synchronization
The timers are linked together internally for timer synchronization. Master timer is selected by setting the
PTOS[2: 0] bit; Slave timer is selected by setting the SMSEL[2: 0] bit.
Slave modes include:
Slave mode: Reset mode
The counter and its prescaler can be reset by a selected trigger signal. An overflow event
can be generated when OVFS=0.