![ARTERY AT32F435 Series Скачать руководство пользователя страница 321](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592321.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 321
Rev 2.03
Please refer to Table 14-3 and 14-5 for more information
on ISx for each timer.
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2: 0
SMSEL
0x0
rw
Subordinate TMR mode selection
000: Slave mode is disabled
001: Encoder mode A
010: Encoder mode B
011: Encoder mode C
100: Reset mode
—
Rising edge of the TRGIN input
reinitializes the counter
101: Suspend mode — The counter starts counting when
the TRGIN is high
110: Trigger mode — A trigger event is generated at the
rising edge of the TRGIN input
111: External clock mode A
—
Rising edge of the TRGIN
input clocks the counter
Note: Please refer to count mode section for the details
on encoder mode A/B/C.
14.4.4.4 TMR1, TMR8 and TMR20 DMA/interrupt enable register
(TMRx_IDEN)
Bit
Register
Reset value
Type
Description
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14
TDEN
0x0
rw
Trigger DMA request enable
0: Disabled
1: Enabled
Bit 13
HALLDE
0x0
rw
HALL DMA request enable
0: Disabled
1: Enabled
Bit 12
C4DEN
0x0
rw
Channel 4 DMA request enable
0: Disabled
1: Enabled
Bit 11
C3DEN
0x0
rw
Channel 3 DMA request enable
0: Disabled
1: Enabled
Bit 10
C2DEN
0x0
rw
Channel 2 DMA request enable
0: Disabled
1: Enabled
Bit 9
C1DEN
0x0
rw
Channel 1 DMA request enable
0: Disabled
1: Enabled
Bit 8
OVFDEN
0x0
rw
Overflow event DMA request enable
0: Disabled
1: Enabled
Bit 7
BRKIE
0x0
rw
Brake interrupt enable
0: Disabled
1: Enabled
Bit 6
TIEN
0x0
rw
Trigger interrupt enable
0: Disabled
1: Enabled
Bit 5
HALLIEN
0x0
rw
HALL interrupt enable
0: Disabled
1: Enabled
Bit 4
C4IEN
0x0
rw
Channel 4 interrupt enable
0: Disabled
1: Enabled
Bit 3
C3IEN
0x0
rw
Channel 3 interrupt enable
0: Disabled
1: Enabled
Bit 2
C2IEN
0x0
rw
Channel 2 interrupt enable
0: Disabled
1: Enabled