ML63611 User’s Manual
Chapter 10 Ports (INPUT, I/O PORT)
10 – 9
OPTION B (D): 1.5 V (3.0 V), With regulator
circuit for LCD bias
OPTION A (C): 1.5 V (3.0 V), Without regulator
circuit for LCD bias
(2) Port A direction register (PADIR)
PADIR is a 4-bit special function register (SFR) which specifies the port input/output direction for each bit.
Pins corresponding to PADIR bits set to “0” are input, and those corresponding to bits set to “1” are output.
At system reset all bits in PADIR are set to “0”, and port A is initialized to input mode.
•
Port A
PA3DIR
PA2DIR
PA1DIR
PA0DIR
PADIR (02CH)
(R/W)
bit 3
bit 2
bit 1
bit 0
Port A input/output setting
0: Input (initial value)
1: Output
Summary of Contents for ML63611
Page 9: ...Chapter 1 Overview...
Page 33: ...Chapter 2 CPU and Memory Spaces...
Page 42: ...Chapter 3 CPU Control Functions...
Page 49: ...Chapter 4 Interrupt INT...
Page 62: ...Chapter 5 Clock Generator Circuit OSC...
Page 71: ...Chapter 6 Time Base Counter TBC...
Page 75: ...Chapter 7 Timers TIMER...
Page 99: ...Chapter 8 100 Hz Timer Counter 100HzTC...
Page 103: ...Chapter 9 Watchdog Timer WDT...
Page 108: ...Chapter 10 Ports INPUT I O PORT...
Page 140: ...Chapter 11 Melody Driver MELODY...
Page 152: ...Chapter 12 Serial Port SIO...
Page 179: ...Chapter 13 LCD Driver LCD...
Page 200: ...Chapter 14 Battery Low Detect Circuit BLD...
Page 204: ...Chapter 15 Power Supply Circuit POWER...
Page 215: ...Chapter 16 A D Converter ADC...
Page 238: ...Appendixes...