User Manual
669
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
High-Speed Synchronous Serial Interface SSC1/SSC2
21.4
Interrupts
The three SSC interrupts can be separately enabled or disabled by setting or clearing their corresponding
enable bits in SFR SCU_MODIEN.
For a detailed description of the various interrupts see
.
Table 349 SSC
Interrupt
Sources
Interrupt
Signal
Description
Transmission
starts
TIR
Indicates that the transmit buffer can be reloaded with new data.
Transmission
ends
RIR
The configured number of bits have been transmitted and shifted to the
receive buffer.
Receive Error
EIR
This interrupt occurs if a new data frame is completely received and the
last data in the receive buffer was not read.
Phase Error
EIR
This interrupt is generated if the incoming data changes between one cycle
before and two cycles after the latching edge of the shift clock signal SCLK.
Baud Rate Error
(Slave Mode
only)
EIR
This interrupt is generated when the incoming clock signal deviates from
the programmed baud rate by more than 100%.
Transmit Error
(Slave Mode
only)
EIR
This interrupt is generated when TB was not updated since the last transfer
if a transfer is initiated by a master.