Rev. 1.0, 09/02, page 563 of 568
Appendix
A.
I/O Port States in Each Pin State
Port Name
MCU
Operating
Mode
Reset
Hardware
Standby
Mode
Software
Standby
Mode
Program
Execution
State Sleep
Mode
Port
1
7 T T Keep
I/O
port
Port
3
7 T T Keep
I/O
port
Port
4
7 T T T Input
port
Port
7
7 T T Keep
I/O
port
Port
9
7 T T T Input
port
Port
A
7 T T Keep
I/O
port
Port
B
7 T T Keep
I/O
port
Port
C
7 T T Keep
I/O
port
Port
D
7 T T Keep
I/O
port
PF7
7 T T [DDR
=
0]
T
[DDR = 1]
H
[DDR = 0]
T
[DDR = 1]
Clock output
PF6
PF5
PF4
PF3
PF2
PF1
PF0
7 T T Keep
I/O
port
HTxD
7 H T H Output
HRxD
7 Input
T T Input
Legend:
H: High level
T: High impedance
Keep: Input port becomes high-impedance, output port retains state
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...