Rev. 1.0, 09/02, page 400 of 568
15.5 Interrupt
Sources
Table 15.4 lists the HCAN interrupt sources. These sources can be masked except the reset
processing interrupt by power-on reset (IRR0). Masking is implemented using the mailbox
interrupt mask register (MBIMR), interrupt mask register (IMR), and IRQ enable register (IER).
For details on the interrupt vector of each interrupt source, refer to section 5, Interrupt Controller.
Table 15.4 HCAN Interrupt Sources
Name Description
Interrupt
Flag
DTC
Activation
Error passive interrupt (TEC
≥
128 or REC
≥
128)
IRR5
Bus off interrupt (TEC
≥
256)
IRR6
Reset processing interrupt by power-on reset
IRR0
Remote frame reception
IRR2
Error warning interrupt (TEC
≥
96)
IRR3
Error warning interrupt (REC
≥
96)
IRR4
Overload frame transmission interrupt
IRR7
Unread message overwrite
IRR9
ERS0/OVR0
Detection of CAN bus operation in HCAN sleep mode
IRR12
Not
possible
RM0
Mailbox 0 message reception
IRR1
Possible
RM1
Mailbox 1-15 message reception
IRR1
Not
possible
SLE0 Message
transmission/cancellation
IRR8
Not
possible
IRQ2
Setting the RxDIE bit in HCANMON to 1 generates an
IRQ2 interrupt caused by an HRxD input signal.
IRQ2F Possible
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...