Rev. 1.0, 09/02 page
xv
of
xxxvi
14.4.1 Data Transfer Format ........................................................................................... 315
14.4.2 Receive Data Sampling Timing and Reception Margin in Asynchronous Mode 317
14.4.3 Clock .................................................................................................................... 318
14.4.4 SCI Initialization (Asynchronous Mode) ............................................................. 319
14.4.5 Data Transmission (Asynchronous Mode)........................................................... 320
14.4.6 Serial Data Reception (Asynchronous Mode)...................................................... 322
14.5 Multiprocessor Communication Function......................................................................... 326
14.5.1 Multiprocessor Serial Data Transmission ............................................................ 328
14.5.2 Multiprocessor Serial Data Reception.................................................................. 329
14.6 Operation in Clocked Synchronous Mode ........................................................................ 332
14.6.1 Clock .................................................................................................................... 332
14.6.2 SCI Initialization (Clocked Synchronous Mode) ................................................. 333
14.6.3 Serial Data Transmission (Clocked Synchronous Mode) .................................... 334
14.6.4 Serial Data Reception (Clocked Synchronous Mode).......................................... 336
14.6.5 Simultaneous Serial Data Transmission and Reception
(Clocked Synchronous Mode) ............................................................................. 338
14.7 Operation in Smart Card Interface .................................................................................... 340
14.7.1 Pin Connection Example...................................................................................... 340
14.7.2 Data Format (Except for Block Transfer Mode) .................................................. 341
14.7.3 Block Transfer Mode ........................................................................................... 342
14.7.4 Receive Data Sampling Timing and Reception Margin
in Smart Card Interface Mode .............................................................................. 343
14.7.5 Initialization ......................................................................................................... 344
14.7.6 Data Transmission (Except for Block Transfer Mode) ........................................ 344
14.7.7 Serial Data Reception (Except for Block Transfer Mode) ................................... 348
14.7.8 Clock Output Control........................................................................................... 349
14.8 Interrupt
Sources ............................................................................................................... 351
14.8.1 Interrupts in Normal Serial Communication Interface Mode............................... 351
14.8.2 Interrupts in Smart Card Interface Mode ............................................................. 352
14.9 Usage
Notes ...................................................................................................................... 353
14.9.1 Module Stop Mode Setting .................................................................................. 353
14.9.2 Break Detection and Processing........................................................................... 353
14.9.3 Mark State and Break Detection .......................................................................... 353
14.9.4 Receive Error Flags and Transmit Operations
(Clocked Synchronous Mode Only)..................................................................... 353
Section 15 Hitachi Controller Area Network (HCAN)..................................... 355
15.1 Features ............................................................................................................................. 355
15.2 Input/Output
Pins .............................................................................................................. 357
15.3 Register
Descriptions ........................................................................................................ 357
15.3.1 Master Control Register (MCR)........................................................................... 358
15.3.2 General Status Register (GSR) ............................................................................ 359
15.3.3 Bit Configuration Register (BCR) ....................................................................... 361
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...