Rev. 1.0, 09/02, page 170 of 568
Table 10.9 TPSC0 to TPSC2 (Channel 4)
Channel
Bit 2
TPSC2
Bit 1
TPSC1
Bit 0
TPSC0
Description
4 0 0 0 Internal
clock:
counts
on
φ
/1
1
Internal
clock:
counts
on
φ
/4
1 0 Internal
clock:
counts
on
φ
/16
1
Internal
clock:
counts
on
φ
/64
1
0
0
External clock: counts on TCLKA pin input
1
External clock: counts on TCLKC pin input
1 0 Internal
clock:
counts
on
φ
/1024
1
Counts on TCNT5 overflow/underflow
Note: This setting is ignored when channel 4 is in phase counting mode.
Table 10.10 TPSC0 to TPSC2 (Channel 5)
Channel
Bit 2
TPSC2
Bit 1
TPSC1
Bit 0
TPSC0
Description
5 0 0 0 Internal
clock:
counts
on
φ
/1
1
Internal
clock:
counts
on
φ
/4
1 0 Internal
clock:
counts
on
φ
/16
1
Internal
clock:
counts
on
φ
/64
1
0
0
External clock: counts on TCLKA pin input
1
External clock: counts on TCLKC pin input
1 0 Internal
clock:
counts
on
φ
/256
1
External clock: counts on TCLKD pin input
Note: This setting is ignored when channel 5 is in phase counting mode.
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...