Rev. 1.0, 09/02, page 411 of 568
16.3.4
SS Enable Register (SSER)
SSER performs transfer/receive control of synchronous serial communication and setting of
interrupt enable.
Bit
Bit Name
Initial Value
R/W
Description
7 TE
0
R/W Transmit
Enable
When this bit is set to 1, transmission is enabled.
6 RE
0
R/W Receive
Enable
When this bit is set to 1, reception is enabled.
5, 4
All
0
Reserved
The write value should always be 0.
3
TEIE
0
R/W
Transmit End Interrupt Enable
When this bit is set to 1, TEI interrupt request is
enabled.
2 TIE
0
R/W Transmit
Interrupt
Enable
When this bit is set to 1, TXI interrupt request is
enabled.
1 RIE
0
R/W Receive
Interrupt
Enable
When this bit is set to 1, RXI interrupt request is
enabled.
0
CEIE
0
R/W
Conflict Error Interrupt Enable
When this bit is set to 1, CEI interrupt request is
enabled.
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...