Rev. 1.0, 09/02, page 552 of 568
23.3.3
Timing of On-Chip Peripheral Modules
Table 23.6 lists the timing of on-chip peripheral modules.
Table 23.6 Timing of On-Chip Peripheral Modules
Conditions: V
CC
= 4.5 V to 5.5 V, AV
CC
= 4.5 V to 5.5 V, V
SS
= AV
SS
= 0 ,
φ
=4MHz to 24MHz,
T
a
= –20°C to +75°C (regular specifications), T
a
= –40°C to +85°C (wide-range
specifications)
Item
Symbol
Min Max Unit Test
Conditions
I/O port
Output data delay
time
t
PWD
40 ns Figure
23.6
Input data setup time t
PRS
25
Input data hold time
t
PRH
25
Realtime
input
port
data hold time
t
RTIPH
4
t
cyc
Figure
23.7
TPU
Timer output delay
time
t
TOCD
40 ns Figure
23.8
Timer
input
setup
time
t
TICS
25
Timer clock input
setup time
t
TCKS
25
ns Figure
23.9
Timer
clock
Single
edge
t
TCKWH
1.5
t
cyc
pulse
width
Both
edges
t
TCKWL
2.5
SCI Input
clock
Asynchro-
nous
t
Scyc
4
t
cyc
Figure
23.10
cycle Synchro-
nous
6
Input
clock
pulse
width
t
SCKW
0.4 0.6 t
Scyc
Input clock rise time
t
SCKr
1.5 t
cyc
Input clock fall time
t
SCKf
1.5
Transmit
data
delay
time
t
TXD
40 ns Figure
23.11
Receive data setup
time (synchronous)
t
RXS
40
Receive data hold
time (synchronous)
t
RXH
40
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...