Rev. 1.0, 09/02, page 554 of 568
Item
Symbol
Min Max Unit Test Conditions
SSU Clock
cycle
Master
Slave
t
SUCYC
2
4
256
256
t
CYC
Clock
high
level pulse
width
Master
Slave
t
HI
25
TBD
ns
Figure 23.15
Figure 23.16
Figure 23.17
Figure 23.18
Clock
low
level pulse
width
Master
Slave
t
LO
25
TBD
ns
Clock
rise
time
Master
Slave
t
RISE
15
TBD
ns
Clock fall time
Master
Slave
t
FALL
25
TBD
ns
Data
input
setup time
Master
Slave
t
SU
30
TBD
ns
Data
input
hold time
Master
Slave
t
H
10
TBD
ns
SCS
setup
time
Master
Slave
t
LEAD
1
TBD
t
CYC
SCS hold time
Master
Slave
t
LAG
1
TBD
t
CYC
Data
output
delay time
Master
Slave
t
OD
40
TBD
ns
Data
output
hold time
Master
Slave
t
OH
0
TBD
ns
Continuous
transfer delay
time
Master
Slave
t
TD
TBD
t
CYC
Slave access time
t
SA
TBD
ns
Slave out release
time
t
REL
TBD
ns
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...