Rev. 1.0, 09/02, page 553 of 568
Item
Symbol
Min Max Unit Test
Conditions
A/D
converter
Trigger input setup
time
t
TRGS
30
ns Figure
23.12
HCAN
*
Transmit
data
delay
time
t
HTXD
80 ns Figure
23.13
Transmit
data
setup
time
t
HRXS
80
Transmit
data
hold
time
t
HRXH
80
PPG
Pulse output delay
time
t
POD
40 ns Figure
23.14
Note:
*
The HCAN input signal is asynchronous. However, its state is judged to have changed at
the rising-edge (two clock cycles) of the
φ
clock signal shown in figure 23.12. The HCAN
output signal is also asynchronous. Its state changes based on the rising-edge (two clock
cycles) of the
φ
clock signal shown in figure 23.12.
Table 23.7 Timing of SSU
Conditions: V
CC
= 4.5 V to 5.5 V, AV
CC
= 4.5 V to 5.5 V, V
SS
= AV
SS
= 0 ,
φ
=4MHz to 24MHz,
T
a
= –20°C to +75°C (regular specifications), T
a
= –40°C to +85°C (wide-range
specifications)
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...