Rev. 1.0, 09/02, page 422 of 568
SSCK
(1) When 8-bit data length is selected (SSRDR0 is valid) with CPOS = 0 and CPHS 0
(2) When 16-bit data length is selected (SSRDR0 and SSRDR1 are valid) with CPOS = 0 and CPHS 0
(3) When 32-bit data length is selected (SSRDR0 and SSRDR3 are valid) with CPOS = 0 and CPHS 0
SSI
RDRF
SSRDR1
SSCK
RDRF
SSRDR0
SSRDR0
SSRDR1
SSCK
RDRF
SSRDR0
SSRDR3
SSRDR1
SSRDR2
SSRDR2
SSRDR1
SSRDR3
SSRDR0
1 frame
1 frame
1 frame
1 frame
Bit
0
Bit
0
Bit
1
Bit
1
Bit
2
Bit
2
Bit
3
Bit
3
Bit
4
Bit
4
Bit
5
Bit
5
Bit
6
Bit
6
Bit
7
Bit
7
LSI operation
Dummy-read
SSRDR0
Dummy-read
SSRDR0
Dummy-read
SSRDR0
Read SSRDR0
User operation
LSI operation
User operation
LSI operation
User operation
SSTDR0 (LSB first transmission)
SSTDR0 (MSB first transmission)
RXI
interrupt
generated
RXI
interrupt
generated
RXI
interrupt
generated
RXI
interrupt
generated
Bit
0
Bit
1
Bit
2
Bit
3
Bit
4
Bit
5
Bit
6
Bit
7
Bit
0
Bit
1
Bit
2
Bit
3
Bit
4
Bit
5
Bit
6
Bit
7
Bit
0
Bit
1
Bit
2
Bit
3
Bit
4
Bit
5
Bit
6
Bit
7
Bit
0
Bit
1
Bit
2
Bit
3
Bit
4
Bit
5
Bit
6
Bit
7
SSO
(LSB first)
SSO
(MSB first)
Bit
0
to
to
to
to
to
to
to
to
Bit
0
Bit
7
Bit
7
Bit
0
Bit
7
Bit
0
Bit
7
Bit
0
Bit
7
Bit
0
Bit
7
Bit
0
Bit
7
Bit
0
Bit
7
SSO
(LSB first)
SSO
(MSB first)
Figure 16.7 Example of Reception Operation
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...