Rev. 1.0, 09/02, page 259 of 568
φ
Address
TCNT address
Internal write signal
TCNT input clock
TCNT
N
M
T
1
T
2
TCNT write cycle by CPU
Counter write data
Figure 11.11 Conflict between TCNT Write and Increment
11.8.3
Conflict between TCOR Write and Compare-Match
During the T2 state of a TCOR write cycle, the TCOR write has priority even if a compare-match
occurs and the compare-match signal is disabled. Figure 11.12 shows this operation.
φ
Address
TCOR address
Internal write signal
TCNT
TCOR
N
M
T
1
T
2
TCOR write cycle by CPU
TCOR write data
N
N + 1
Compare-match signal
Inhibited
Figure 11.12 Conflict between TCOR Write and Compare-Match
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...