Rev. 1.0, 09/02, page 472 of 568
Table 20.3 shows the input conditions for the external clock.
Table 20.3 External Clock Input Conditions
V
CC
= 5.0 V
±±±±
10%
Item Symbol
Min
Max
Unit
Test
Conditions
External clock input low
pulse width
t
EXL
20.8
ns
Figure
20.5
External clock input high
pulse width
t
EXH
20.8
ns
External clock rise time
t
EXr
5 ns
External clock fall time
t
EXf
5 ns
t
EXH
t
EXL
t
EXr
t
EXf
V
CC
0.5
EXTAL
Figure 20.5 External Clock Input Timing
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...