Rev. 1.0, 09/02, page 407 of 568
16.2 Input/Output
Pins
Table 16.1 shows the SSU pin configuration.
Table 16.1 Pin Configuration
Name Symbol
I/O
Function
SSU clock
SSCK
I/O
SSU clock input/output
SSU receive data input
SSI
I/O
SSU receive data input/output
SSU transmit data output
SSO
I/O
SSU transmit data input/output
SSU chip select input/output
SCS
I/O
SSU chip select input/output
16.3 Register
Descriptions
The SSU has the following registers.
•
SS control register H (SSCRH)
•
SS control register L (SSCRL)
•
SS mode register (SSMR)
•
SS enable register (SSER)
•
SS status register (SSSR)
•
SS transmit data register 0 to 3 (SSTDR0 to SSTDR3)
•
SS receive data register 0 to 3 (SSRDR0 to SSRDR3)
16.3.1
SS Control Register H (SSCRH)
SSCRH specifies master/slave device selection, bidirectional mode enable, SSO pin output value
selection, SSCK pin selection, and
SCS
pin selection.
Bit
Bit Name
Initial Value
R/W
Description
7 MSS
0
R/W Master/Slave
Device
Selection
Selects that this module is used in master mode
or slave mode. When master mode is selected,
transfer clocks are output from the SSCK pin.
When the CE bit in SSSR is set, this bit is
automatically cleared.
0: Slave mode is selected.
1: Master mode is selected.
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...