Rev. 1.0, 09/02, page 359 of 568
Bit
Bit Name
Initial Value
R/W
Description
0 MCR0
1
R/W
Reset
Request
When this bit is set to 1, the HCAN transits to reset
mode. For details, refer to section 15.4.1,
Hardware and Software Resets.
[Setting conditions]
•
Power-on
reset
•
Hardware
standby
•
Software
standby
•
1-write (software reset)
[Clearing condition]
•
When 0 is written to this bit while the GSR3 bit
in GSR is 1
15.3.2
General Status Register (GSR)
GSR is an 8-bit register that indicates the status of the CAN bus.
Bit
Bit Name
Initial Value
R/W
Description
7 to
4
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
3
GSR3
1
R
Reset Status Bit
Indicates whether the HCAN module is in the
normal operation state or the reset state. This bit
cannot be modified.
[Setting condition]
•
When entering configuration mode after the
HCAN internal reset has finished
•
Sleep
mode
[Clearing condition]
•
When entering the normal operation state after
the MCR0 bit in MCR is cleared to 0 (Note that
there is a delay between clearing of the MCR0
bit and the GSR3 bit.)
Summary of Contents for H8S/2627
Page 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Page 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Page 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Page 82: ...Rev 1 0 09 02 page 46 of 568 ...
Page 88: ...Rev 1 0 09 02 page 52 of 568 ...
Page 98: ...Rev 1 0 09 02 page 62 of 568 ...
Page 156: ...Rev 1 0 09 02 page 120 of 568 ...
Page 390: ...Rev 1 0 09 02 page 354 of 568 ...
Page 480: ...Rev 1 0 09 02 page 444 of 568 ...
Page 512: ...Rev 1 0 09 02 page 476 of 568 ...
Page 528: ...Rev 1 0 09 02 page 492 of 568 ...
Page 580: ...Rev 1 0 09 02 page 544 of 568 ...