ADSP-2126x SHARC Processor Hardware Reference
A-13
Registers Reference
5
AI
ALU Floating-Point Invalid Operation.
Indicates if the last ALU opera-
tion’s input was invalid (if set, = 1) or valid (if cleared, = 0). The ALU
updates AI for all fixed- and floating-point ALU operations. The processor
sets AI and AIS in the STKYx/y register if the ALU operation:
• Receives a NAN input operand
• Adds opposite-signed infinities
• Subtracts like-signed infinities
• Overflows during a floating-point to fixed-point conversion when satu-
ration mode is not set
• Operates on an infinity when the saturation mode is not set
6
MN
Multiplier Negative.
Indicates if the last multiplier operation’s result was
negative (if set, = 1) or positive (if cleared, = 0). The multiplier updates
MN for all fixed- and floating-point multiplier operations.
7
MV
Multiplier Overflow.
Indicates if the last multiplier operation’s result over-
flowed (if set, = 1) or did not overflow (if cleared, = 0). The multiplier
updates MV for all fixed-point and floating-point multiplier operations.
For floating-point results, the processor sets MV and MVS in the STKYx/y
register if the rounded result overflows (unbiased exponent > 127). For
fixed-point results, the processor sets MV and the MOS bit in the
STKYx/y register if the result of the multiplier operation is:
• Twos-complement, fractional with the upper 17 bits of MR not all zeros
or all ones
• Twos-complement, integer with the upper 49 bits of MR not all zeros
or all ones
• Unsigned, fractional with the upper 16 bits of MR not all zeros
• Unsigned, integer with the upper 48 bits of MR not all zeros
If the multiplier operation directs a fixed-point result to an MR register,
the processor places the overflowed portion of the result in MR1 and MR2
for an integer result or places it in MR2 only for a fractional result.
Table A-4. ASTATx and ASTATy Register Bit Descriptions (Cont’d)
Bit
Name
Description
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...