I/O Processor Registers
A-78
ADSP-2126x SHARC Processor Hardware Reference
22
FS_BOTH
FS Both Enable.
This bit issues WS if data is present in
both
trans-
mit buffers, if set (= 1). If cleared (= 0), WS is issued if data is pres-
ent in either transmit buffer. This bit is reserved when the SPORT is
in multichannel, I
2
S and Left-justified Sample Pair mode.
23
BHD
Buffer Hang Disable.
This bit ignores a core hang, when set (= 1).
When cleared (= 0), this bit indicates a core stall. The core stall
occurs when the transmit buffer is full or the receive buffer is empty
and the core tries to write or read from the FIFO respectively. This
bit applies to all modes
24
SPEN_B
Enable Channel B Serial Port.
Enables if set, (= 1) or disables if
cleared, (= 0) the corresponding serial port B channel.
This bit is reserved when the SPORT is in Multichannel mode.
25
SPTRAN
Data Direction Control.
Enables receive buffers if cleared (= 0), or
activates transmit buffers if set (= 1). This bit is reserved when the
SPORT is in Multichannel mode.
26
ROVF_B,
TUVF_B
Channel B Error Status (sticky, read-only).
Indicates if the serial
transmit operation has underflowed or a receive operation has over-
flowed in the channel B data buffer. This bit is reserved when the
SPORT is in Multichannel mode.
28–27
DXS_B
Channel B Data Buffer Status (read-only).
Indicates the status of
the serial port’s channel B data buffer as follows: 11 = full, 00 =
empty, 10 = partially full. This bit is reserved when the SPORT is in
Multichannel mode.
29
ROVF_A or
TUVF_A
Channel A Error Status (sticky, read-only).
Indicates if the serial
transmit operation has underflowed or a receive operation has over-
flowed in the channel A data buffer.
31–30
RXS_A or
TXS_A
Channel A Data Buffer Status (read-only).
Indicates the status of
the serial port’s channel A data buffer as follows: 11 = full, 00 =
empty,
10 = partially full.
Table A-23. SPCTLx Register Bit Descriptions (Cont’d)
Bits
Name
Definition
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...