ADSP-2126x SHARC Processor Hardware Reference
A-55
Registers Reference
The address ranges of the emulation Breakpoint registers are negated by
setting the appropriate negation bits in the
EMUCTL
register. For more
information, see the
NEGPA1
bit description. Each breakpoint can be dis-
abled by setting the start address larger than the end address.
Four of the breakpoints monitor the instruction address. Two monitor the
data memory address. One monitors the program memory data address,
and one monitors the I/O address bus.
The instruction address breakpoints monitor the address of the instruc-
tion being executed, not the address of the instruction being fetched. If
the current execution is aborted, the breakpoint signal does not occur even
if the address is in range. Data address breakpoints (DA and PA only) are
also ignored during aborted instructions. The nine breakpoint sets appear
in
.
Table A-18. PSx, DMx, IOx, and EPx (Breakpoint) Registers
Register
Function
Group
1
PSA1S
Instruction Address Start #1
IA
PSA1E
Instruction Address End #1
IA
PSA2S
Instruction Address Start #2
IA
PSA2E
Instruction Address End #2
IA
PSA3S
Instruction Address Start #3
IA
PSA3E
Instruction Address End #3
IA
PSA4S
Instruction Address Start #4
IA
PSA4E
Instruction Address End #4
IA
DMA1S
Data Address Start #1
DA
DMA1E
Data Address End #1
DA
DMA2S
Data Address Start #2
DA
DMA2E
Data Address End #2
DA
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...