
ADSP-2126x SHARC Processor Hardware Reference
A-49
Registers Reference
5–4
DA2MODE
DA2 Triggering Mode
00 = Breakpoint Disabled
01 = WRITE Access
10 = READ Access
11 = Any Access
7–6
IO1MODE
IO1 Triggering Mode
trigger on the following conditions:
Mode Triggering condition
00 = Breakpoint is disabled
01 = WRITE accesses only
10 = READ accesses only
11 = Any access
9–8
Reserved
10
NEGPA1
Negate Program Memory Data Address Breakpoint
Enable breakpoint events if the address is greater than the end
register value OR less than the start register value. This function
is useful to detect index range violations in user code.
0 = Disable Breakpoint
1 = Enable Breakpoint
11
NEGDA1
Negate Data Memory Address Breakpoint #1
For more information, see NEGPA1 bit description.
12
NEGDA2
Negate Data Memory Address Breakpoint #2
For more information, see NEGPA1 bit description.
13
NEGIA1
Negate Instruction Address Breakpoint #1
0 = Disable Breakpoint
1 = Enable Breakpoint
14
NEGIA2
Negate Instruction Address Breakpoint #2
For more information, see NEGPA1 bit description.
15
NEGIA3
Negate Instruction Address Breakpoint #3
For more information, see NEGPA1 bit description.
16
NEGIA4
Negate Instruction Address Breakpoint #4
For more information, see NEGPA1 bit description.
17
NEGIO1
Negate I/O Address Breakpoint
For more information, see NEGPA1 bit description.
18
Reserved
Table A-16. BRKCTL Register Bit Descriptions (Cont’d)
Bit #
Name
Function
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...