
Core Registers
A-36
ADSP-2126x SHARC Processor Hardware Reference
Current Loop Counter Register (CURLCNTR)
The
CURLCNTR
register is a non-memory-mapped, universal register (
Ureg
only). The Current Loop Counter register provides access to the loop
counter stack and tracks iterations for the
DO UNTIL
LCE
loop being exe-
cuted. For more information on how to use the
CURLCNTR
register, see
“Loop Counter Stack” on page 3-32
Loop Counter Register (LCNTR)
The
LCNTR
register is a non-memory-mapped, universal register (
Ureg
only). The Loop Counter register provides access to the loop counter stack
and holds the count value before the
DO UNTIL
LCE
loop is executed. For
more information on how to use the
LCNTR
register, see
Timer Period Register (TPERIOD)
The
TPERIOD
register is a non memory-mapped, universal register (
Ureg
only). The Timer Period register contains the decrementing timer count
value, counting down the cycles between timer interrupts. For more infor-
mation on how to use the
TPERIOD
register, see
Table A-11. LADDR Register Bit Descriptions
Bits
Value
23–0
Loop Termination Address
28–24
Termination Code
29
Reserved (always reads zero)
31–30
Loop Type Code
00 = arithmetic condition-based (not LCE)
01 = counter-based, length 1
10 = counter-based, length 2
11 = counter-based, length > 2
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...