
SPORT Operation Modes
9-12
ADSP-2126x SHARC Processor Hardware Reference
Frame Sync Options
A variety of framing options are available for the serial ports. For detailed
descriptions of framing options, see
“Frame Sync Options” on page 9-34
.
In this mode, these options are independent of clocking, data formatting,
or other configurations. The frame sync signal (
SPORTx_FS
) is used as a
framing signal for serial word transfers.
Framing is optional for serial communications. The
FSR
bit in the
SPCTL
register controls whether the frame sync signal is required for every serial
word transfer or if it is used simply to start a block of serial word transfers.
See
“Framed Versus Unframed Frame Syncs” on page 9-34
details on this option. Similar to the serial clock, the frame sync can be an
external signal or generated internally. The
IFS
bit in the
SPCTL
register
allows the selection between these options. See the Internal Frame Sync
Select bit description in
for more details. For
internally-generated frame syncs, the
FSDIV
bits in the
DIVx
register con-
figure the frame sync rate. For internally-generated frame syncs, it is also
possible to configure whether the frame sync signal is activated based on
the
FSDIV
setting and the transmit or receive buffer status, or by the
FSDIV
setting only.
All settings are configured through the
DIFS
bit of the
SPCTL
register. See
“Data-Independent Frame Sync” on page 9-38
for more details. The
frame sync can be configured to be active high or active low through the
LFS
bit in the
SPCTL
register. See
“Active Low Versus Active High Frame
for more details. The timing between the frame sync
signal and the first bit of data either transmitted or received is also select-
able through the
LAFS
bit in the
SPCTL
register. See
for more details.
Data Formatting
Several data formatting options are available for the serial ports in the
DSP Standard Serial mode. Each serial port has an A channel and B chan-
nel available. Both can be configured for transmitting or receiving. The
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...