ADSP-2126x SHARC Processor Hardware Reference
9-5
Serial Ports
Serial Port Signals
shows all of the signals used in the serial ports.
Pairings of SPORTs (0 and 1, 2 and 3, and 4 and 5) are only used
in multichannel mode and loopback mode for testing.
Figure 9-2. DSP Standard Serial Mode – Serial Port Signals
SPORT4
SPORT5
S PORT4_ DA
S PORT4_ DB
S PORT4_ CLK
SP ORT4 _FS
S PORT5_ DA
S PORT5_ DB
S PORT5_ CLK
SP ORT5 _FS
SPO RT0
S PORT0_ DA
S PORT0_ DB
S PORT0_ CLK
S PORT0_ FS
SPORT1
S PORT1_ DA
S PORT1_ DB
S PORT1_ CLK
SP ORT1 _FS
SP ORT 0_DA_I O
SP ORT 0_DB_I O
S PORT0_ CLK_IO
SP ORT 0_FS _IO
SP ORT 1_DA_I O
SP ORT 1_DB_I O
S PORT1_ CLK_IO
SP ORT 1_FS _IO
SP ORT 2_DA_I O
SP ORT 2_DB_I O
S PORT2_ CLK_IO
SP ORT 2_FS _IO
SP ORT 3_DA_I O
SP ORT 3_DB_I O
S PORT3_ CLK_IO
SP ORT 3_FS _IO
SP ORT 4_DA_I O
SP ORT 4_DB_I O
S PORT4_ CLK_IO
SP ORT 4_FS _IO
SP ORT 5_DA_I O
SP ORT 5_DB_I O
S PORT5_ CLK_IO
SP ORT 5_FS _IO
SIGNAL ROUTING
UN IT (SRU)
SPORT2
SPORT3
S PORT2_ DA
S PORT2_ DB
S PORT2_ CLK
SP ORT2 _FS
S PORT3_ DA
S PORT3_ DB
S PORT3_ CLK
SP ORT3 _FS
SERIAL PO RT
SPO RT SIGNALS
SPORT4_DA
=
SPORT4 CHANNEL A DATA (RX O R TX)
SPORT4_DB
=
SPORT4 CHANNEL B DATA (RX O R TX)
SPORT4_CLK
=
SPORT4 SERIAL CLOCK
SPORT4_FS
=
SPORT4 FRAME SYNC
SPORT5_DA
=
SPORT5 CHANNEL A DATA (RX O R TX)
SPORT5_DB
=
SPORT5 CHANNEL B DATA (RX O R TX)
SPORT5_CLK
=
SPORT5 SERIAL CLOCK
SPORT5_FS
=
SPORT5 FRAME SYNC
SPORT2_DA
=
SPORT2 CHANNEL A DATA (RX O R TX)
SPORT2_DB
=
SPORT2 CHANNEL B DATA (RX O R TX)
SPORT2_CLK
=
SPORT2 SE RIAL CLOCK
SPORT2_FS
=
SPORT2 FRAME SYNC
SPORT3_DA
=
SPORT3 CHANNEL A DATA (RX O R TX)
SPORT3_DB
=
SPORT3 CHANNEL B DATA (RX O R TX)
SPORT3_CLK
=
SPORT3 SE RIAL CLOCK
SPORT3_FS
=
SPORT3 FRAME SYNC
SPORT0_DA
=
SPO RT0 CHANNEL A DA TA (RX OR TX)
SPORT0_DB
=
SPO RT0 CHANNEL B DA TA (RX OR TX)
SPORT0_CLK
=
SPO RT0 SERIAL CLOCK
SPORT0_FS
=
SPO RT0 FRAME SYNC
SPORT1_DA
=
SPO RT1 CHANNEL A DA TA (RX OR TX)
SPORT1_DB
=
SPO RT1 CHANNEL B DA TA (RX OR TX)
SPORT1_CLK
=
SPO RT1 SERIAL CLOCK
SPORT1_FS
=
SPO RT1 FRAME SYNC
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...